

# AN0004.2: EFR32 Series 2 Wireless MCU Clock Management Unit (CMU)

This application note provides an overview of the CMU module for EFR32 Wireless Gecko Series 2 devices with explanations on how to choose clock sources, prescaling, and clock calibration.

It also contains information about how to handle oscillators on wake up, external clock sources, and RC oscillator calibration.

#### **KEY POINTS**

- The CMU has several internal clock sources available.
- The CMU can also use external high frequency and low frequency clock sources. Selecting the right clock source is key for creating low energy applications.
- This application note includes:
  - · This PDF document
  - · Source files
  - Example C-code
  - · Multiple IDE projects



# 1. Device Compatibility

This application note supports multiple device families, and some functionality is different depending on the device.

EFR32 Wireless Gecko Series 2 consists of the following:

- EFR32BG21
- EFR32MG21
- EFR32BG22
- EFR32MG22

# 2. Functional Description

The Clock Management Unit (CMU) controls the oscillators and clocks. It can select the sources for any of the clock branches, additionally some clock branches can be prescaled. The CMU can also enable, disable, or configure the available oscillators.

#### 2.1 Clock Branches

The CMU main and sub clock branches are described in the tables below. Some peripherals have dedicated pre-scalers, such as the LETIMER and TIMERs. A detailed clock tree diagram can be found in the CMU chapter at the beginning of the Functional Description section of a given device's reference manual.

Table 2.1. Wireless Gecko EFR32xG21 Clock Branches

| Main Clock<br>Branch <sup>1</sup> | Clock Source <sup>2</sup>                 | Sub-clock Branch | Sub-clock Branch 2 <sup>1</sup>          | Sub-clock Branch         | Sub-clock Branch 4 <sup>1</sup> |
|-----------------------------------|-------------------------------------------|------------------|------------------------------------------|--------------------------|---------------------------------|
| SYSCLK                            | HFRCODPLL HFXO FSRCO CLKINO               | • HCLK • EXPCLK  | PCLK CORTEX(CORE) GPCRC GPIO LDMA LE PRS | • LSPCLK • I2C1 • USARTn | • I2C0                          |
| HCLKRADIO                         | • HFXO                                    |                  |                                          |                          |                                 |
| EM01GRPACLK                       | FSCRO     HFRCODPLL     CLKIN             |                  |                                          |                          |                                 |
| EM23GRPACLK                       | • LFRCO<br>• LFXO<br>• ULFRCO             |                  |                                          |                          |                                 |
| EM4GRPACLK                        | • LFRCO • LFXO • ULFRCO                   |                  |                                          |                          |                                 |
| IADCCLK                           | • EM01GRPACLK • HFRCOEM23 • FSCRO         |                  |                                          |                          |                                 |
| TRACECLK                          | HFRCOEM23     PCLK     HCLK               |                  |                                          |                          |                                 |
| WDOGCLK                           | LFRCO     LFXO     ULFRCO     HCLKDIV1024 |                  |                                          |                          |                                 |
| F <sub>ref</sub> (DPLL)           | HFXO     CLKINO     LFXO                  |                  |                                          |                          |                                 |

# Note:

- 1. Not all main and sub clock branches are available on a given device. Refer to the device reference manual and data sheet for details.
- 2. Not all clock sources for main clock branches are available on a given device. Refer to the device reference manual and data sheet for details.

Table 2.2. Wireless Gecko EFR32xG22 Clock Branches

| Main Clock<br>Branch <sup>1</sup> | Clock Source <sup>2</sup>                 | Sub-clock Branch<br>2 <sup>1</sup> | Sub-clock Branch 3 <sup>1</sup>          | Sub-clock Branch<br>4 <sup>1</sup> | Sub-clock Branch 5 <sup>1</sup> |
|-----------------------------------|-------------------------------------------|------------------------------------|------------------------------------------|------------------------------------|---------------------------------|
| SYSCLK                            | HFRCODPLL     HFXO     FSRCO     CLKIN0   | • HCLK • EXPCLK                    | PCLK CORTEX(CORE) GPCRC GPIO LDMA LE PRS | • LSPCLK • I2C1 • USARTn           | • I2C0                          |
| RHCLK                             | • SYSCLK                                  |                                    |                                          |                                    |                                 |
| EM01GRPACLK                       | FSCRO     HFRCODPLL     CLKIN             |                                    |                                          |                                    |                                 |
| EM23GRPACLK                       | • LFRCO • LFXO • ULFRCO                   |                                    |                                          |                                    |                                 |
| EM4GRPACLK                        | • LFRCO • LFXO • ULFRCO                   |                                    |                                          |                                    |                                 |
| IADCCLK                           | • EM01GRPACLK • FSCRO                     |                                    |                                          |                                    |                                 |
| TRACECLK                          | • SYSCLK                                  |                                    |                                          |                                    |                                 |
| WDOGCLK                           | LFRCO     LFXO     ULFRCO     HCLKDIV1024 |                                    |                                          |                                    |                                 |
| RTCCCLK                           | • LFXO<br>• LFRCO<br>• ULFRCO             |                                    |                                          |                                    |                                 |
| PRORTCCLK                         | • LFXO<br>• LFRCO<br>• ULFRCO             |                                    |                                          |                                    |                                 |
| DPLLREFCLK                        | HFXO     CLKIN0     LFXO                  |                                    |                                          |                                    |                                 |

# Note:

- 1. Not all main and sub clock branches are available on a given device. Refer to the device reference manual and data sheet for details.
- 2. Not all clock sources for main clock branches are available on a given device. Refer to the device reference manual and data sheet for details.

#### 2.2 Clock Sources

There are a maximum of seven oscillators that can be used as clock sources for different purposes. The SYSCLK is usually clocked by the HFXO, FSRCO or HFRCO, whereas low energy peripherals are usually clocked by the LFXO, LFRCO, or ULFRCO. The HFRCOEM23<sup>1</sup> is typically used for the low energy peripherals such as LETIMER.

Table 2.3. Clock Sources

| Oscillator             | Frequency Range |
|------------------------|-----------------|
| HFXO                   | 38–40 MHz       |
| HFRCODPLL              | 1–80 MHz        |
| HFRCOEM23 <sup>1</sup> | 1–38 MHz        |
| FSRCO                  | 20 MHz          |
| LFXO                   | 32768 Hz        |
| LFRCO                  | 32768 Hz        |
| ULFRCO                 | 1000 Hz         |

#### Note:

1. HFRCOEM23 not available on Wireless Gecko EFR32xG22 devices

To select the clock source for a branch (e.g., SYSCLK, EM23GRPACLK), the chosen oscillator must be enabled before it is selected as the clock source. If not done, the modules running from that clock branch will stop. In the case of selecting a disabled oscillator for the SYSCLK branch, the CPU will stop and can only be recovered after a reset.

After a reset, the SYSCLK branch is clocked by the FSRCO at 20 MHz and all low frequency branches are disabled.

Emlib has functions to enable or disable an oscillator and select it as a clock source.

Table 2.4. emlib Functions for Oscillator Enable, Disable, and Selection

| emlib Function                                                                  | Usage                                                                                                                                                 | Example                                                                                 |
|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| <pre>CMU_HFXOInit(const CMU_HFXOInit_TypeDef *hfxoInit)</pre>                   | Initializes HFXO                                                                                                                                      | Initialize HFXO with parameters specified by hfxolnit struct CMU_HFXOInit(&hfxoInit)    |
| <pre>CMU_LFXOInit(const CMU_LFXOInit_TypeDef *lfxoInit)</pre>                   | Initializes LFXO                                                                                                                                      | Initialize LFXO with parameters specified by IfxoInit struct CMU_LFXOInit(&lfxoInit)    |
| <pre>CMU_ClockSelectSet(CMU_Clock_ TypeDef clock, CMU_Select_TypeDef ref)</pre> | Enables the chosen clock<br>source in case it has not<br>been enabled yet.                                                                            | Select HFXO as the source of HFCLK:  CMU_ClockSelectSet (cmuClock_HF,  cmuSelect_HFXO); |
|                                                                                 | The clock parameter is one of<br>the main clock branches, and<br>the ref parameter is one of<br>the clock sources for the se-<br>lected clock branch. | Select LFXO as the source of LFACLK:  CMU_ClockSelectSet(cmuClock_LFA, cmuSelect_LFXO); |

# 2.2.1 Clock Input from a Pin

It is possible to configure the CMU to use an external clock input on the CLKIN0 pin. This clock can be selected as the SYSCLK and as the DPLL reference using the CMU\_SYSCLKCTRL and CMU\_DPLLEFCLKCTRL registers, respectively. The input port and pin must be selected in the GPIO\_CMU\_CLKIN0ROUTE register by setting the PORT and PIN bits appropriately.

# 2.3 Oscillator Configuration

#### 2.3.1 HFXO

The High Frequency Crystal Oscillator (HFXO) is configured to ensure safe startup and operation for most common crystals by default. In order to optimize startup time and power consumption for a given crystal, it is possible to adjust certain oscillator parameters. For more information, refer to application note, AN0016.2: Oscillator Design Considerations.

The HFXO (38 MHz–40 MHz) needs to be configured to ensure safe startup for the given crystal. The HFXO includes on-chip tunable capacitance, which can replace external load capacitors.

Upon enabling the HFXO, a hardware state machine sequentially applies the configurable startup state, intermediate and steady state control settings from the HFXO\_XTALCFG register. Please refer to the device reference manual for the detailed CMU HFXO control state machine flow.

Each of the startup state, intermediate startup state and the steady state of the HFXO require configuration. After reaching the steady operating state, the HFXO configuration can optionally be further tuned to minimize noise and current consumption.

The core bias optimization algorithm can be used to trade off noise and current consumption. It is highly recommended to perform the optimization once steady state is reached and any time the temperature varies by more than 40 °C. The optimization is performed by writing to the COREBIASOPT bitfield of the HFXO CMD register.

The HFXO configuration can be locked by writing any value other than the UNLOCK code 22542(0x580E) to the LOCKKEY bit field in the HFXO\_LOCK register. To unlock the configuration, write the UNLOCK code to the LOCKKEY bitfield.

Table 2.5. HFXO Configuration

| Configuration and Optimization          | Bit Field and Register            |
|-----------------------------------------|-----------------------------------|
| Configurable startup state              | Bit fields in HFXO_XTALCFG        |
| Configurable intermediate startup state | Bit fields in HFXO_XTALCFG        |
| Configurable Steady State               | Bit fields in HFXO_CTRL           |
| Optimization                            | COREBIASOPT bit field in HFXO_CMD |

#### 2.3.1.1 Using emlib for HFXO Configuration

```
typedef struct {
  CMU HfxoCbLsbTimeout TypeDef
                                          timeoutCbLsb;
                                                                      /**< Core bias change timeout. */
  CMU HfxoSteadyStateTimeout_TypeDef timeoutSteadyFirstLock; /**< Steady state timeout duration for first lock. */
  CMU_HfxoSteadyStateTimeout_TypeDef timeoutSteady; /**< Steady state timeout duration. */
                                         ctuneXoStartup; /**< XI pin startup current. */
coreBiasStartup; /**< Core bias startup current. */
imCoreBiasStartup; /**< Core bias intermediate startup
/**< Core degeneration control. */
/**
Fixed tuning capacitance on X:
  uint8 t
                                                                      /**< XO pin startup tuning capacitance. */
                                                                      /**< XI pin startup tuning capacitance. */
  uint8 t
  uint8_t
  uint8 t
                                                                      /**< Core bias intermediate startup current. */
  CMU HfxoCoreDegen TypeDef
  CMU_HfxoCtuneFixCap_TypeDef
                                                                    /**< Fixed tuning capacitance on XI/XO. */
  uint8 t
                                          ctuneXoAna;
                                                                      /**< Tuning capacitance on XO. */
                                                                     /**< Tuning capacitance on XI. */
  uint8_t
                                         ctuneXiAna;
                                                                     /**< Core bias current. */
                                         coreBiasAna;
  uint8_t
  bool
                                          enXiDcBiasAna;
                                                                      /**< Enable XI internal DC bias. */
                                                                     /**< Oscillator mode. */
  CMU_HfxoOscMode_TypeDef
                                         mode;
                                                                      /**< Force XO pin to ground. */
                                         forceXo2GndAna;
 bool
                                          forceXi2GndAna;
                                                                      /**< Force XI pin to ground. */
  bool
                                                                      /**< Disable on-demand requests. */
  bool
                                          disOnDemand;
                                                                      /**< Force oscillator enable. */
                                          forceEn:
  bool
                                          regLock;
                                                                      /**< Lock register access. */
  bool
} CMU_HFXOInit_TypeDef;
```

Emlib has structures and functions that simplify configuration of the HFXO for efficient operation. Use of emlib is strongly recommended for this reason and also in order to avoid or workaround errata related to the HFXO.

Initialization of the HFXO depends on the structure of type CMU HFXOInit TypeDef:

Structure members can be set by the user, otherwise the default structures CMU\_HFXOINIT\_DEFAULT and CMU\_HFXOINIT\_EXTERNAL\_CLOCK can be used as templates for HFXO initialization.

```
#define CMU_HFXOINIT_DEFAULT
cmuHfxoCbLsbTimeout_416us,
cmuHfxoSteadyStateTimeout_833us, /* First lock
cmuHfxoSteadyStateTimeout_83us, /* Subsequent locks
                           /* ctuneXoStartup
OU,
                           /* ctuneXiStartup
32U,
                           /* coreBiasStartup
                           /* imCoreBiasStartup
32U.
cmuHfxoCoreDegen None,
cmuHfxoCtuneFixCap Both,
HFXO XTALCTRL CTUNEXOANA DEFAULT, /* ctuneXoAna
HFXO XTALCTRL CTUNEXIANA DEFAULT, /* ctuneXiAna
60U,
                           /* coreBiasAna
false,
                           /* enXiDcBiasAna
cmuHfxoOscMode_Crystal,
false,
                           /* forceXo2GndAna
false,
                           /* forceXi2GndAna
                           /* DisOndemand
false,
                           /* ForceEn
false,
false
                           /* Lock registers
```

```
#define CMU HFXOINIT EXTERNAL SINE
    (CMU HfxoCbLsbTimeout TypeDef)0,
                                           /* timeoutCbLsb
    ({\tt CMU\_HfxoSteadyStateTimeout\_TypeDef}) \, {\tt 0, /* timeoutSteady, first lock} \\
    (CMU_HfxoSteadyStateTimeout_TypeDef)0, /* timeoutSteady, subseq. locks */
                                 /* ctuneXoStartup
    OU.
    OU.
                                 /* ctuneXiStartup
    OU,
                                 /* coreBiasStartup
                                  /* imCoreBiasStartup
    OU,
    cmuHfxoCoreDegen None,
    cmuHfxoCtuneFixCap_None,
                                  /* ctuneXoAna
    OU,
                                 /* ctuneXiAna
    OU,
                                  /* coreBiasAna
    false, /* enXiDcBiasAna, false=DC true=AC coupling of signal */
    cmuHfxoOscMode_ExternalSine,
    false,
                                  /* forceXo2GndAna
```

```
      false,
      /* forceXi2GndAna
      */
      \

      false,
      /* DisOndemand
      */
      \

      false,
      /* ForceEn
      */
      \

      false
      /* Lock registers
      */
      \
```

The HFXO initialization structure is used as an argument when calling the <code>CMU\_HFXOInit(const CMU\_HFXOInit\_TypeDef \*hfxoInit)</code> function, which writes the HFXO initialization parameters to the relevant CMU registers. After calling this function call, the HFXO can be enabled and selected as the source of HFCLK as shown below:

```
/* Initialize HFXO with specific parameters */
CMU_HFXOInit_TypeDef hfxoInit = CMU_HFXOINIT_DEFAULT;
CMU_HFXOInit(&hfxoInit);

/* Enable and set HFXO for SYSCLK */
CMU_ClockSelectSet(cmuClock_SYSCLK, cmuSelect_HFXO);
```

#### 2.3.2 LFXO

The Low Frequency Crystal Oscillator (LFXO) is configured to ensure safe startup and operation for most common crystals by default. In order to optimize startup time and power consumption for a given crystal, it is possible to adjust certain oscillator parameters. For more information, refer to application note, AN0016.2: Oscillator Design Considerations.

The LFXO includes on-chip tunable capacitance, which can replace external load capacitors. The LFXO is configured by bit fields in the LFXO\_CTRL, LFXO\_CFG and LXFO\_CAL registers. Note that these bit fields should set only during initialization and are not be changed while the LFXO is enabled. The LXFO configuration can be locked by writing any value other than the UNLOCK code 6688 (0x1A20) to the LOCKKEY bit field in the LFXO\_LOCK register. To unlock the configuration write the UNLOCK code to the LOCKKEY bitfield

The LFXO\_CFG register can only be written when the LFXO is in FORCEOFF mode otherwise the write will be blocked and a bus fault occurs. In order to avoid the bus fault, wait for the ENS bit in the LFXO\_STATUS register to clear before modifying LFXO\_CFG. The LFXO\_CAL register can be modified only when the CALBUSY in the LFXO\_SYNCBUSY register is low, otherwise the write will be blocked and a busfault will be triggered.

| Table 2.6. | LFXO | Registers fo | r LFXO | Configuration |
|------------|------|--------------|--------|---------------|
|            |      |              |        |               |

| Bit Field     | Register  | Usage                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GAIN          | LFXO_CAL  | Adjusts the oscillator startup gain .                                                                                                                                                                                                                                                                                                                                      |
| CAPTUNE       | LFXO_CAL  | Tunes the internal load capacitance connected between X_P and ground and X_N and ground symmetrically.                                                                                                                                                                                                                                                                     |
| FAILDETEM4UEN | LFXO_CTRL | Set this bit to enable EM4 exit on failure detection.                                                                                                                                                                                                                                                                                                                      |
| FAILDETEN     | LFXO_CTRL | Set this bit to enable oscillator failure detection.                                                                                                                                                                                                                                                                                                                       |
| DISONDEMAND   | LFXO_CTRL | Set this bit to disable on demand requests from hardware.                                                                                                                                                                                                                                                                                                                  |
| FORCEN        | LFXO_CTRL | Set this bit to force the oscillator to be enabled regardless of on demand requests                                                                                                                                                                                                                                                                                        |
| TIMEOUT       | LFXO_CFG  | Sets the startup delay for the LFXO. Minimum 256 cycles for crystals.                                                                                                                                                                                                                                                                                                      |
| HIGHAMPL      | LFXO_CFG  | Setting this bit drives the crystal with a higher amplitude waveform, which in turn provides safer operation, somewhat improves duty cycle, and lowers sensitivity to noise at the cost of increased current consumption.                                                                                                                                                  |
| AGC           | LFXO_CFG  | Setting this bit enables Automatic Gain Control, which limits the amplitude of the driving waveform in order to reduce current draw. When AGC is disabled, the LFXO runs at the startup current, and the crystal will oscillate rail to rail, providing safer operation, improved duty cycle, and lower sensitivity to noise at the cost of increased current consumption. |
| MODE          | LFXO_CFG  | Determines whether the LFXO uses a crystal or sine wave as its source.                                                                                                                                                                                                                                                                                                     |

#### 2.3.2.1 Using emlib for LFXO Configuration

emlib has structures and functions that simplify configuration of the LFXO for efficient operation. Use of emlib is strongly recommended for this reason and also in order to avoid or workaround errata related to the LFXO.

Initialization of the HFXO depends on the structure of type CMU LFXOInit TypeDef:

```
typedef struct {
 uint8_t gain;
                                        /**< Startup gain. */
                                        /**< Internal capacitance tuning. */
 uint8_t
           capTune;
  CMU LfxoStartupDelay TypeDef timeout; /**< Startup delay. */
 CMU_LfxoOscMode_TypeDef mode; /**< Oscillator mode. */
          highAmplitudeEn;
                                       /**< High amplitude enable. */</pre>
 bool
                                    /**< AGC enable. */
/**< EM4 wakeup on failure enable. */
 bool
          agcEn;
           failDetEM4WUEn;
failDetEn;
disConDomand.
 bool
          failDetEn;
                                    /**< Oscillator failure detection enable. */
 bool
         disOnDemand;
                                       /**< Disable on-demand requests. */
 bool
           forceEn;
 bool
                                        /**< Force oscillator enable. */
                                        /**< Lock register access. */
 bool
           reqLock;
 CMU_LFXOInit_TypeDef;
```

Structure members can be set by the user, otherwise the default structures <code>CMU\_LFXOINIT\_DEFAULT</code> and <code>CMU\_LFXOINIT\_EXTERNAL\_CLOCK</code> can be used as templates for LFXO initialization.

```
#define CMU LFXOINIT DEFAULT
 {
   1.
   38,
   cmuLfxoStartupDelay 4KCycles,
   cmuLfxoOscMode_Crystal,
   false,
                         /* highAmplitudeEn */
   true,
                         /* agcEn */
                         /* failDetEM4WUEn */ \
   false.
                         /* failDetEn
                                          */\
   false,
                         /* DisOndemand
                                          */\
   false,
                                          */ \
   false,
                         /* ForceEn
                         /* Lock registers */ \
   false
```

The LFXO initialization structure is used as an argument when calling the CMU\_LFXOInit(const CMU\_LFXOInit\_TypeDef \*lfxoInit) function, which writes the HFXO initialization parameters to the relevant CMU registers. After calling this function call, the HFXO can be enabled and selected as the source of HFCLK as shown below:

```
// Initialize LFXO
    CMU_LFXOInit_TypeDef lfxoInit = BSP_CLK_LFXO_INIT;
    lfxoInit.forceEn=true;
    CMU_LFXOInit(&lfxoInit);
```

# 2.3.3 HFRCODPLL, HFRCOEM23

The HFRCO defaults to operation in the 19 MHz band but can be switched to operate in one of the other preset frequency bands by changing the FREQRANGE bit field in the HFRCO\_CAL. The HFRCO has 3 modes: forced off, forced on and On-Demand. These modes are controlled by the bit fields in the HFRCO\_CTRL register.

Table 2.7. High Frequency RC Oscillator Band Selection

| Oscillator             | Frequency Band                                                                                                                                                                                                                                                             |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HFRCODPLL              | <ul> <li>1 MHz (DIV4 from 4 MHz)</li> <li>2 MHz (DIV2 from 4 MHz)</li> <li>4 MHz</li> <li>7 MHz</li> <li>13 MHz</li> <li>16 MHz</li> <li>19 MHz</li> <li>26 MHz</li> <li>32 MHz</li> <li>38 MHz</li> <li>48 MHz</li> <li>56 MHz</li> <li>64 MHz</li> <li>80 MHz</li> </ul> |
| HFRCOEM23 <sup>1</sup> | <ul> <li>1 MHz (DIV4 from 4 MHz)</li> <li>2 MHz (DIV2 from 4 MHz)</li> <li>4 MHz</li> <li>13 MHz</li> <li>16 MHz</li> <li>19 MHz</li> <li>26 MHz</li> <li>32 MHz</li> <li>40 MHz</li> </ul>                                                                                |

# Note:

1. HFRCOEM23 not available on Wireless Gecko EFR32xG22 devices

The specific values that select each tuning band are written to the TUNING bit field in the HFRCO\_CAL register. Each band is calibrated during production, with suitable tuning values written to the Device Information (DI) page.

The HFRCO frequency can be more accurately tuned at the cost of increased current consumption via the FINETUNING bit field in the HFRCO\_CAL register.

The HFRCO configuration can be locked by writing any value other than the UNLOCK code 33173 (0x8195) to the LOCKKEY bit field in the HFRCO LOCK register. To unlock the configuration write the UNLOCK code to the LOCKKEY bitfield.

Emlib has specific functions to change the frequency band to which the HFRCODPLL and HFRCOEM23 are tuned. Use of emlib is strongly recommended because it specifically handles the need to increase the number of flash wait states when a higher frequency tuning band is selected. These functions switch to the desired frequency band by loading the correct tuning value from the Device Information (DI) page.

Table 2.8. emlib Functions for Changing the HFRCO Tuning Band

| emlib Function                                          | Usage                        | Example                                         |
|---------------------------------------------------------|------------------------------|-------------------------------------------------|
| CMU_HFRCODPLLBandSet(CMU_HFRCOFreq_<br>TypeDef setFreq) | Change HFRCO frequency band. | CMU_HFRCODPLLBandSet( cmuHFRCOEM23Freq_40M0Hz); |
| CMU_HFRCOEM23BandSet(CMU_HFRCOFreq_<br>TypeDef setFreq) | Change HFRCO frequency band. | CMU_HFRCOEM23BandSet( cmuHFRCOEM23Freq_2M0Hz);  |

#### 2.3.4 LFRCO

It is possible to calibrate the LFRCO to achieve higher accuracy. The frequency is adjusted by changing the FREQTRIM bitfield in the LFRCO CAL register. The LFRCO is also calibrated in production, and its default FREQTRIM value is set during reset.

The LFRCO is part of the on-demand architecture and can be requested by the CMU whenever it is needed.

The LFRCO configuration can be locked by writing any value other than the UNLOCK code 9731 (0x2603) to the LOCKKEY bit field in the LFRCO\_LOCK register. To unlock the configuration write the UNLOCK code to the LOCKKEY bitfield.

#### 2.3.5 FSRCO

The FSRCO is a 20 MHz fixed frequency RC oscillator that can start and stop very quickly. There are no configuration or status registers associated with this oscillator, it is enabled by selecting it as the clock source. This is the default oscillator and provides SYSCLK upon reset. This oscillator is available in all energy modes.

#### **2.3.6 ULFRCO**

The ULFRCO is always on in EM0, EM1, EM2, EM3 and EM4 and does not have any configurable settings. As such, it is always available as a clock source for many of the peripherals in the low-frequency clock domains. It is not possible to calibrate the ULFRCO to achieve higher accuracy.

# 2.4 Oscillator Start-Up Time and Time-Out

The start-up time for each of the previously discussed oscillators differs and, in certain cases, can be further extended by one or more programmable time-out delays. When enabled, the oscillator's output is given time to stabilize by stalling assertion of its ready signal for the specified number of clock cycles. Low start-up times can be selected when the clock is coming from a high quality source, while longer time-out delays are necessary when the clock is coming directly from a crystal.

Programmable time-outs are available for the LFXO and HFXO. The LFRCO, HFRCODPLL, HFRCOEM23, ULFRCO, and FSRCO timeout delays are fixed and cannot be changed.

**Table 2.9. Oscillator Time-Out Configuration** 

| Oscillator           | Bit Field                      | Register     |  |
|----------------------|--------------------------------|--------------|--|
| LFXO                 | TIMEOUT                        | LFXO_CFG     |  |
| HFXO                 | TIMEOUTCBLSB     TIMEOUTSTEADY | HFXO_XTALCFG |  |
| LFRCO                | Start-up time is fixed.        |              |  |
| HFRCO(DPLL and EM23) | Start-up time is fixed.        |              |  |
| FSRCO                | Start-up time is fixed.        |              |  |
| ULFRCO               | Start-up time is fixed.        |              |  |

# 2.5 Prescaling

Each of the clock sub-branches derived from the system clock, SYSCLK, can be individually prescaled. SYSCLK is divided by 1/2/4 to derive the AHB clock, HCLK, which in turn is divided by 1 or 2 to derive the APB clock, PCLK, which is divided by 1 or 2 to derive the low speed APB clock, LSPCLK.

Prescaling may be controlled independently by dedicated bit fields for peripherals, such as LETIMER, in the low frequency clock domains (EM23GRPACLK, EM4GRPACLK).

Table 2.10. Prescaler of Clock Branches

| Clock Branch | Prescaler Bitfield <sup>1</sup> | Prescaler Register | Prescaler Range |
|--------------|---------------------------------|--------------------|-----------------|
| HCLK         | HCLKPRESC                       | CMU_SYSCLKCTRL     | 1 to 4          |
| PCLK         | PCLKPRESC                       | CMU_SYSCLKCTRL     | 1 to 2          |
| LSPCLK       | -                               | -                  | 2               |
| HCLKRADIO    | -                               | -                  | 1               |
| EM01GRPACLK  | -                               | -                  | 1               |
| EM23GRPACLK  | -                               | -                  | 1               |
| EM4GRPACLK   | -                               | -                  | 1               |
| IADCCLK      | -                               | -                  | 1               |
| TRACECLK     | -                               | -                  | 1               |
| WDOGCLK      | -                               | -                  | 1               |
|              |                                 |                    |                 |

#### Note:

Emlib has a function to set the clock divisors, and its use is highly encouraged because flash waitstates are handled by this function.

Table 2.11. emlib Clock Divisor Functions

| emlib Function                                                   | Divider/Prescaler                                                    | Example                                                             |
|------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------|
| CMU_ClockDivSet(CMU_Clock_TypeDef clock, CMU_ClkDiv_TypeDef div) | One of the enumerated power-of-2 dividers of type CMU_ClkDiv_TypeDef | Divide by 4 for HCLK:  CMU_ClockDivSet(cmuClock_HCLK, cmuClkDiv_4); |

When using these functions, careful consideration is required for both parameters. Not all clocks have a divisor, and the maximum divisor value is also not the same for the different clocks (HCLK, for instance, has a maximum of 4 while the PCLK can only be divided by 1 or 2).

<sup>1.</sup> Not all prescaler bitfields are available on a given device. Refer to the device reference manual and data sheet for details.

#### 2.6 Flash Wait States

When increasing the memory subsystem clock (HCLK) frequency above certain limits, the number of wait states required for flash read accesses must be increased before the frequency change is performed. Likewise, the number of wait states can be reduced when the HFCLK frequency falls below certain limits, and this must be performed **after** the frequency change has taken place. Wait state and frequency changes are properly sequenced and handled automatically by emlib's CMU functions, and their use is strongly encouraged. Changes to the number of wait states can be made under user control directly by writing to the MODE bit field in the MSC\_READCTRL register. It is recommended to use the CMU\_UpdateWaitStates() API to set the waitstates, freq is the core clock frequency and the vscale parameter is ignored.

Table 2.12. Flash Wait States for EFR32xG21

| Clock Frequency | Minimum Flash Wait States |
|-----------------|---------------------------|
| HCLK ≤ 39 MHz   | 0                         |
| HCLK > 39 MHz   | 1                         |

Table 2.13. Flash Wait States for EFR32xG22

| Clock Frequency | Minimum Flash Wait States |
|-----------------|---------------------------|
| HCLK ≤ 40 MHz   | 0                         |
| HCLK > 40 MHz   | 1                         |

The emlib functions below optimize flash access wait-state configuration if the source or frequency of HFCLK is changed when invoking these functions.

- CMU\_ClockDivSet(CMU\_Clock\_TypeDef clock, CMU\_ClkDiv\_TypeDef div)
- CMU\_ClockSelectSet(CMU\_Clock\_TypeDef clock, CMU\_Select\_TypeDef ref)
- CMU\_HFRCODPLLBandSet(CMU\_HFRCOFreq\_TypeDef setFreq)
- CMU\_HFRCOEM23BandSet(CMU\_HFRCOFreq\_TypeDef setFreq)
- CMU UpdateWaitStates(uint32 t freq, int vscale)

# 2.7 External Clock Sources

By default, the LFXO and HFXO are started in crystal mode, but it is possible to connect an external clock source. The HFXO can use an active external sine wave clock source connected to the HFXTAL\_I pin. The LFXO can operate from either a digital or sine wave clock source to the LFXTAL\_I pin of the LFXO as discussed in the following sections.

# 2.7.1 External Sine Wave

An AC-coupled, externally buffered sine wave can be applied to the HFXTAL\_I or LFXTAL\_I pin. The amplitude of this signal must be at least 200 mV peak-to-peak, and the frequency is subject to the same limit as that of a crystal connected to the HFXO or LFXO.

Each oscillator has a way to be configured for use with a stimulus other than a crystal. In the case of the HFXO, the MODE bit in the HFXO\_CFG register is set to indicate that an external clock source (EXTCLK) is being used. Sine wave operation for the LFXO is selected by the BUFEXTCLK setting of the LFXO\_CFG register's MODE bit field.

# 2.7.2 Digital External Clock

A rail-to-rail square wave with 50% duty cycle can be applied to the LFXTAL\_I pin, subject to the same frequency limit as that of a crystal connected to the LFXO.

Operation with a digital external clock for the LFXO is selected by the DIGEXTCLK setting of the LFXO\_CFG register's MODE bit field.

#### 2.7.3 Oscillator Pin Availability

When a clock is supplied via LFXTAL\_I, the corresponding LFXTAL\_O pin is not needed and can be used for GPIO or peripheral functionality.

# 2.8 Output Clock to Pin

The CMU can drive user-specified clocks on certain pins. Selection is done using the CLKOUTSELn bit fields in the CMU\_EX-PORTCLKCTRL register. It is also necessary to (a) select which pins are driven in the GPIO\_CMU\_CLKOUTnROUTE register, (b) enable the pin in the GPIO\_CMU\_ROUTEEN register, and (c) configure them as outputs in the appropriate GPIO pin mode registers.

Note that a clock sourced from an oscillator (e.g. the HFXO) can be unstable after startup and should not be output on a pin before its corresponding ready flag (e.g. HFXORDY) is set in the status register (e.g. HFXO\_STATUS).

Table 2.14. Clock Output on a Pin

| Pin       | Bit Field and Registers                                                                                                                    |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| CMU_OUT   | CLKOUTSEL0 in CMU_EXPORTCLKCTRL  ULFRCO LFRCO LFXO HFXO FSRCO HFEXPCLK HFRCODPLL HFRCOEM23 HCLK                                            |
| CMU_OUT1  | CLKOUTSEL1 in CMU_EXPORTCLKCTRL  ULFRCO (directly from oscillator)  ULFRCO  LFRCO  LFXO  HFXO  FSRCO  HFEXPCLK  HFRCODPLL  HFRCOEM23  HCLK |
| CMU_OUT21 | CLKOUTSEL2 in CMU_CTRL  ULFRCO LFRCO LFXO HFXO FSRCO HFEXPCLK HFRCODPLL HFRCOEM23 HCLK                                                     |
| Enable    | CLKOUT0PEN, CLKOUT1PEN, and CLKOUT2PEN1 in GPIO_CMU_ROUTEEN register.                                                                      |
| Location  | PORT and PIN bitfields in GPIO_CMU_CLKOUT0ROUTE, GPIO_CMU_CLKOUT1ROUTE and GPIO_CMU_CLKOUT2ROUTE                                           |

# 3. Revision History

# **Revision 1.0**

March, 2020

- Added EFR32MG22 and EFR32BG22 to the supported parts list
- · Added Wireless Gecko EFR32xG22 clock tree and flash wait state information
- Added notes throughout that the HFRCOEM23 is not featured on EFR32xG22 devices
- · Improved formatting of the clock tree table
- · Added Revision History

# Revision 0.1

April, 2019

· Initial revision





Products www.silabs.com/products



**Quality** www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required, or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs

# **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silicon Labs®,



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA